Publication Details
Testability Estimation Based on Controllability and Observability Parameters
Strnadel Josef, Ing., Ph.D. (DCSY FIT BUT)
Kotásek Zdeněk, doc. Ing., CSc. (DCSY FIT BUT)
Sekanina Lukáš, prof. Ing., Ph.D. (DCSY FIT BUT)
Testability analysis, controllability, observabillity
In the paper a method for estimation the circuit testability on the Register Transfer Level (RTL) is presented. The method allows to perform fast testability estimation in linear time complexity (regarding the number of components and interconnects of the circuit). Proposed approach is based on utilization of controllability and observability measurement for estimation of overall circuit testability. The application of developed method is demonstrated in a software tool for the development of RTL benchmark circuits with predefined testability properties. The results gained by our testability analysis method are compared with the results of professional ATPG tool. Experiments show the good correlation of the results obtained by our method and professional ATPG tool with significantly lower time complexity when our algorithm is used.
@INPROCEEDINGS{FITPUB8157, author = "Tom\'{a}\v{s} Pe\v{c}enka and Josef Strnadel and Zden\v{e}k Kot\'{a}sek and Luk\'{a}\v{s} Sekanina", title = "Testability Estimation Based on Controllability and Observability Parameters", pages = "504--514", booktitle = "Proceedings of the 9th EUROMICRO Conference on Digital System Design (DSD'06)", series = "IEEE CS", year = 2006, location = "Cavtat, HR", publisher = "IEEE Computer Society", ISBN = "0-7695-2609-8", language = "english", url = "https://www.fit.vut.cz/research/publication/8157" }