Publication Details
DSP and FPGA Based Raster Image Processing Architecture
Granát Jiří, Ing. (DCGM FIT BUT)
Herout Adam, prof. Ing., Ph.D. (DCGM FIT BUT)
Zemčík Pavel, prof. Dr. Ing. (DCGM FIT BUT)
FPGA, DSP, configurable logical devices, image processing, raster graphics
An embedded raster image processing architecture based on programmable logical chip (FPGA) connected to a digital signal processor (DSP) is proposed in the contribution. The FPGA device is used as an accelerator for the computationally critical parts of the raster image processing applications. The main advantage of the system is standalone operation, low power consumption and good performance/price and performance/power ratios.
Application development for systems containing programmable logic and processors is in many cases difficult. The contribution addresses this fact and proposes a novel application development system for the architecture. The contribution also explains the architecture from hardware and software points of view.
@INPROCEEDINGS{FITPUB8241, author = "V\'{i}t\v{e}zslav Beran and Ji\v{r}\'{i} Gran\'{a}t and Adam Herout and Pavel Zem\v{c}\'{i}k", title = "DSP and FPGA Based Raster Image Processing Architecture", pages = 6, booktitle = "Proceedings of the Digital Technologies 2007 Workshop", year = 2006, location = "\v{Z}ilina, SK", publisher = "Zilina University Publisher", language = "english", url = "https://www.fit.vut.cz/research/publication/8241" }