Publication Details
Automatizované Mapování architektur s proměnným počtem výpočetních elementů Automatizované mapování architektur s proměnným počtem výpočetních elementů
High-Level Sythesis, Design Space Exploration, FPGA technology, Approximate String Matching.
Architectures of digital circuits are usually composed of repetitive elements in form of computation units or memory blocks. These elements are usuallt organized to n-dimensional arrays or tree structures. The process of automated mapping of such architectures into the chips with limited amount of resources is complicated by several factors. To the most important ones belong: computation of architecture dimensions, selection of type of resources for element individual parts. This paper describes the basic framework of such method for automated mapping of architectures composed of variable number of processing elements. Proposed method is evaluated on example of circuit for approximate string matching using Smith-Waterman algorithm and achieved results are compared with others approaches in this area.
@INPROCEEDINGS{FITPUB8540, author = "Tom\'{a}\v{s} Mart\'{i}nek", title = "Automatizovan\'{e} Mapov\'{a}n\'{i} architektur s prom\v{e}nn\'{y}m po\v{c}tem v\'{y}po\v{c}etn\'{i}ch element\r{u} Automatizovan\'{e} mapov\'{a}n\'{i} architektur s prom\v{e}nn\'{y}m po\v{c}tem v\'{y}po\v{c}etn\'{i}ch element\r{u}", pages = "77--83", booktitle = "Po\v{c}\'{i}ta\v{c}ov\'{e} architektury a diagnostika 2007. \v{C}esko-slovensk\'{y} semin\'{a}\v{r} pro studenty doktorandsk\'{e}ho studia", year = 2007, location = "Plze\v{n}, CZ", publisher = "University of West Bohemia in Pilsen", ISBN = "978-80-7043-605-9", language = "czech", url = "https://www.fit.vut.cz/research/publication/8540" }