Publication Details
Testability Analysis Based on the Identification of Testable Blocks with Predefined Properties
Kotásek Zdeněk, doc. Ing., CSc. (DCSY FIT BUT)
Herrman Tomáš, Ing., Ph.D. (DCSY FIT BUT)
Testable block, Circuit partitioning, Test vectors reordering, Scan cells reordering, Low power
The paper presents testability analysis method that is based on partitioning circuit under analysis (CUA) into testable blocks (TBs). The concept of TBs is further utilized for power consumption reduction during the test application. Software tools which were developed during the research and integrated into the third party design flow are also described. The experimental results gained from the application of the methodology on selected benchmarks and practical designs are demonstrated. It was proven on the benchmarks, used for the verification of the methodology, that a fault coverage comparable to the partial scan method can be obtained. When combined with test vectors/scan cells reordering methodology significant power savings can be reached.
@ARTICLE{FITPUB8699, author = "Jaroslav \v{S}karvada and Zden\v{e}k Kot\'{a}sek and Tom\'{a}\v{s} Herrman", title = "Testability Analysis Based on the Identification of Testable Blocks with Predefined Properties", pages = "296--302", booktitle = "Microprocessors and Microsystems, Dependability and Testing of Modern Digital Systems", journal = "Microprocessors and Microsystems", volume = 32, number = 5, year = 2008, ISSN = "0141-9331", language = "english", url = "https://www.fit.vut.cz/research/publication/8699" }