Publication Details
Design and Debugging of Parallel Architectures Using the ISAC Language
Křoustek Jakub, Ing. (DIFS FIT BUT)
Hruška Tomáš, prof. Ing., CSc. (DIFS FIT BUT)
Kolář Dušan, doc. Dr. Ing. (DIFS FIT BUT)
Masařík Karel, Ing., Ph.D. (DIFS FIT BUT)
Husár Adam, Ing., Ph.D., MBA (RCIT FIT BUT)
Architecture description language, ISAC, VLIW, multiprocessor system on a chip, simulation, debugging
Trend of nowadays embedded systems is placing more than one application-specific instruction set processor (ASIP) on one chip (multi-processor systems on a chip). This allows parallel processing of multimedia and network applications, where input is usually a data stream. Each of these processors is highly optimized for a specific task. Other forms of suitable parallel architectures are very long instruction word processors (VLIW) and multi-core processors. These parallel architectures are often used in multi-processor systems on a chip.
Architecture description languages (ADL) are very effective for
description of simple processors. However, support for description of parallel architectures and multi-processor systems is very low or completely missing in these languages. Therefore,
we introduce new constructions of an architecture description language ISAC allowing easy and fast prototyping of such processors and systems.
@INPROCEEDINGS{FITPUB9387, author = "Zden\v{e}k P\v{r}ikryl and Jakub K\v{r}oustek and Tom\'{a}\v{s} Hru\v{s}ka and Du\v{s}an Kol\'{a}\v{r} and Karel Masa\v{r}\'{i}k and Adam Hus\'{a}r", title = "Design and Debugging of Parallel Architectures Using the ISAC Language", pages = "213--221", booktitle = "Proceedings ot the Annual International Conference on Advanced Distributed and Parallel Computing and Real-Time and Embedded Systems", year = 2010, location = "Singapore, SG", publisher = "Global Science \& Technology Forum", ISBN = "978-981-08-7656-2", language = "english", url = "https://www.fit.vut.cz/research/publication/9387" }