Publication Details
Design and Simulation of High Performance Parallel Architectures Using the ISAC Language
Křoustek Jakub, Ing. (DIFS FIT BUT)
Hruška Tomáš, prof. Ing., CSc. (DIFS FIT BUT)
Kolář Dušan, doc. Dr. Ing. (DIFS FIT BUT)
Masařík Karel, Ing., Ph.D. (DIFS FIT BUT)
Husár Adam, Ing., Ph.D., MBA (RCIT FIT BUT)
Architecture description language, ISAC, VLIW, multiprocessor system on a chip, simulation, debugging
Most of modern embedded systems for multimedia and network applications are based on parallel data stream processing. The data processing can be done using very long instruction word processors (VLIW), or using more than one high performance application-specific instruction set processor (ASIPs), or even by their combination on single chip.
Design and testing of these complex systems is time-consuming and iterative process. Architecture description languages (ADLs) are one of the most effective solutions for single processor design. However, support for description of parallel architectures and multi-processor systems is very low or completely missing in nowadays ADLs. This article presents utilization of new extensions for existing architecture description language ISAC. These extensions are used for easy and fast prototyping and testing of parallel based systems and processors.
This article extends the previous publication on RTES 2010 conference.
@ARTICLE{FITPUB9519, author = "Zden\v{e}k P\v{r}ikryl and Jakub K\v{r}oustek and Tom\'{a}\v{s} Hru\v{s}ka and Du\v{s}an Kol\'{a}\v{r} and Karel Masa\v{r}\'{i}k and Adam Hus\'{a}r", title = "Design and Simulation of High Performance Parallel Architectures Using the ISAC Language", pages = "97--106", booktitle = "GSTF International Journal on Computing", journal = "GSTF International Journal on Computing", volume = 1, number = 2, year = 2011, location = "Singapur, SG", publisher = "Global Science \& Technology Forum", ISSN = "2010-2283", doi = "10.5176/2010-2283\_1.2.46", language = "english", url = "https://www.fit.vut.cz/research/publication/9519" }